

## Today's Menu

- Program File Structure
- Data Structures
- Program Structures
  > Sequence, Selection, Repetition
- Transition from a "main" program to a "subroutine"
- Subroutine VADD



University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

1



#### **Data Structures**

- Bit Fields
- Floating Point
- Sequential List
- Matrix
- Linked List
- Stack
- Queue

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

## EEL 3744 Data Structu

# Data Structures: Bit Fields & Floating Point

| 7     | 6 | 5 | 4     | 3 | 2 | 1     | 0 |
|-------|---|---|-------|---|---|-------|---|
| $F_3$ |   |   | $F_2$ |   |   | $F_1$ |   |



University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

3

## EEL 3744

## Data Structures: Sequential List

• A *sequential list* of data is a collection of data mapped into successive locations in storage, starting at some initial location called the base address. The order of the elements may or may not have a particular significance.

| Time                   | Experimental Data  | Location | Contents | M               |
|------------------------|--------------------|----------|----------|-----------------|
| 1                      | 17                 | 122      | 17       | Internal Format |
| 2                      | 6                  | 123      | 6        | Memory          |
| 3                      | 23                 | 124      | 23       |                 |
| 4                      | 13                 | 125      | 13       | Also called a   |
| 5                      | 9                  | 126      | 9        | TABLE           |
| University of Florida, | EEL 3744 - File 08 |          |          |                 |

University of Florida, EEL 3744 – File **08** © Drs. Schwartz & Arroyo



### Data Structures: Matrix



A is an m row by n column matrix  $a_{ij}$  = element in row i column j

Location of  $a_{ij}$  = A+(i-1)\*n+(j-1)

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

5

## EEL 3744 Data Structures: Linked List





© Drs. Schwartz & Arroyo

Pointer: SALARY

DEGREE: ASCII

Pointer: TITLE

#### EEL 3744 Data Structures: Linked List Memory NAME: ASCII 37 38 Sue \* After Insertion 39 Pointer: DEGREE 3A **NAME POINTER** SALARY: BCD 3B 79 3C NULL: 0 (EOL) 3D **DEGREE POINTER** TITLE: ASCII - 3E 3F TITLE **POINTER** PROF 40 41

42

43

44 45

46

3B

PhD

3E

EEL 3744 Data Structures: Stack
(XMEGA Format
[Identical to 68HC11])





University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

8

**SALARY** 

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo **NULL** 



# Data Structures: Stack (6812 Format)

\* **Before** pushing a 5th item

Location Memory



\* After pushing a 5th item



University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

9



# Data Structures: Stack (F2833x DSC Format)

\* **Before** pushing a 5th item



\* After pushing a 5th item



© Drs. Schwartz & Arroyo



doc0856

 Data is pushed and popped from the stack using PUSH (decreases SP) and POP (increases SP)

| Instruction | Operands | Description             | Operation             | #Clocks |
|-------------|----------|-------------------------|-----------------------|---------|
| PUSH        | Rr       | Push Register on Stack  | $STACK \leftarrow Rr$ | 2       |
| POP         | Rd       | Pop Register from Stack | $Rd \leftarrow STACK$ | 2       |

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

11

## EEL 3744 Stack on the XMEGA

doc8331 Section 3.8

- Stack Pointer (SP) is two 8-bit registers to form a 16-bit register > SPL is at 0x0D and SPH is at 0x0E (in code use, CPU\_SPL and CPU\_SPH)
- SP is automatically loaded after reset; initial (default) value is the highest address of the internal SRAM (0x3FFF for our chip)
- If SP is changed, must be set above address 0x2000 (the lowest address in internal SRAM) and defined **before** any subroutine calls are executed or **before** interrupts are enabled
- To prevent corruption, a write to SPL will disable interrupts for up to 4 instructions or until the next I/0 memory write
- Stack grows from a higher memory to a lower memory
  - > Pushing data on the stack decreases SP
    - SP points to next empty memory location for data to be store with **push**
  - > Popping data from the stack increases SP
    - SP is incremented before data is extracted with **pop**
  - > Stack data is at addresses higher that the stack pointer

University of Florida, EEL 3744 – File 08

## EEL 3744

### Stack Initialization on XMEGA

The stack pointer has only 16 bits and can only address the low 64k of data space (0 - 0xFFFF)
After reset, SP points to address 0x3FFF, but do NOT assume this, i.e., always initialize the stack!

#### Example:

.EQU STACK\_ADDR = 0x3FFF

ldi R16, low(STACK\_ADDR)

out CPU\_SPL, R16 ;initialize low byte of stack pointer

ldi R16, high(STACK\_ADDR)

out CPU\_SPH, R16 ;initialize high byte of stack pointer

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

13



# Program Structures and Structured Programming

- Do **not** use tricks to shorten code.
  - > Tricks will "byte" you later!
- Program Structures
  - > Sequence
  - > Selection (IF-THEN-ELSE)
  - > Repetition (FOR, WHILE, REPEAT-UNTIL)
  - > Main-Subroutine

University of Florida, EEL 3744 - File 08



## Sequence



University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

15



doc0856

### **XMEGA** Branch Instruction

• The syntax for a branch instruction is as follows:

#### **BRxxx** Label

- >Label is assemble as a 7-bit signed constant
  - Values between 63 and -64
- PC calculations
  - >If (COND = true) PC = PC + 1+ signed 7-bit offset
  - >If (COND = false) PC = PC + 1
  - >Note: If (COND = true) then instruction takes 2 cycles.
  - >If (COND = false) then instruction takes 1 cycles.
- Note that there are signed and unsigned branch instructions (see page 10 in doc0856)

University of Florida, EEL 3744 – File 08

| FF                                                                    | BRBS | Branch if Status Flag Set          | if (SREG(s) = 1) then PC | ←        | PC + k + 1 |
|-----------------------------------------------------------------------|------|------------------------------------|--------------------------|----------|------------|
|                                                                       | BRBC | Branch if Status Flag Cleared      | if (SREG(s) = 0) then PC | ←        | PC + k + 1 |
|                                                                       | BREQ | Branch if Equal                    | if (Z = 1) then PC       | ←        | PC + k + 1 |
|                                                                       | BRNE | Branch if Not Equal                | if (Z = 0) then PC       | ←        | PC + k + 1 |
|                                                                       | BRCS | Branch if Carry Set                | if (C = 1) then PC       | ←        | PC + k + 1 |
| ~ .                                                                   | BRCC | Branch if Carry Cleared            | if (C = 0) then PC       | ←        | PC + k + 1 |
| <b>XMEGA</b>                                                          | BRSH | Branch if Same or Higher           | if (C = 0) then PC       | ←        | PC + k + 1 |
| Branch                                                                | BRLO | Branch if Lower                    | if (C = 1) then PC       | ←        | PC + k + 1 |
| Dianen                                                                | BRMI | Branch if Minus                    | if (N = 1) then PC       | ←        | PC + k + 1 |
|                                                                       | BRPL | Branch if Plus                     | if (N = 0) then PC       | ←        | PC + k + 1 |
| Signed                                                                | BRGE | Branch if Greater or Equal, Signed | if (N ⊕ V= 0) then PC    | <b>←</b> | PC + k + 1 |
|                                                                       | BRLT | Branch if Less Than, Signed        | if (N ⊕ V= 1) then PC    | ←        | PC + k + 1 |
| doc8331                                                               | BRHS | Branch if Half Carry Flag Set      | if (H = 1) then PC       | ←        | PC + k + 1 |
| Section 35                                                            | BRHC | Branch if Half Carry Flag Cleared  | if (H = 0) then PC       | ←        | PC + k + 1 |
|                                                                       | BRTS | Branch if T Flag Set               | if (T = 1) then PC       | ←        | PC + k + 1 |
| doc0856                                                               | BRTC | Branch if T Flag Cleared           | if (T = 0) then PC       | ←        | PC + k + 1 |
| Page 12                                                               | BRVS | Branch if Overflow Flag is Set     | if (V = 1) then PC       | ←        | PC + k + 1 |
| (see also pg 10)                                                      | BRVC | Branch if Overflow Flag is Cleared | if (V = 0) then PC       | ←        | PC + k + 1 |
|                                                                       | BRIE | Branch if Interrupt Enabled        | if (I = 1) then PC       | <b>←</b> | PC + k + 1 |
| University of Florida, EEL 3744 – File 08<br>© Drs. Schwartz & Arroyo | BRID | Branch if Interrupt Disabled       | if (I = 0) then PC       | ←        | PC + k + 1 |



# XMEGA Branch

doc0856 Page 10

| Test         | Boolean       | Mnemonic            | Complementary | Boolean       | Mnemonic  | Comment  |
|--------------|---------------|---------------------|---------------|---------------|-----------|----------|
| Rd > Rr      | Z•(N ⊕ V) = 0 | BRLT <sup>(1)</sup> | $Rd \le Rr$   | Z+(N ⊕ V) = 1 | BRGE*     | Signed   |
| $Rd \ge Rr$  | (N ⊕ V) = 0   | BRGE                | Rd < Rr       | (N ⊕ V) = 1   | BRLT      | Signed   |
| Rd = Rr      | Z = 1         | BREQ                | Rd ≠ Rr       | Z = 0         | BRNE      | Signed   |
| $Rd \leq Rr$ | Z+(N ⊕ V) = 1 | BRGE <sup>(1)</sup> | Rd > Rr       | Z•(N ⊕ V) = 0 | BRLT*     | Signed   |
| Rd < Rr      | (N ⊕ V) = 1   | BRLT                | Rd ≥ Rr       | (N ⊕ V) = 0   | BRGE      | Signed   |
| Rd > Rr      | C + Z = 0     | BRLO <sup>(1)</sup> | Rd ≤ Rr       | C + Z = 1     | BRSH*     | Unsigned |
| Rd □ Rr      | C = 0         | BRSH/BRCC           | Rd < Rr       | C = 1         | BRLO/BRCS | Unsigned |
| Rd = Rr      | Z = 1         | BREQ                | Rd ≠ Rr       | Z = 0         | BRNE      | Unsigned |
| $Rd \leq Rr$ | C + Z = 1     | BRSH <sup>(1)</sup> | Rd > Rr       | C + Z = 0     | BRLO*     | Unsigned |
| Rd < Rr      | C = 1         | BRLO/BRCS           | Rd ≥ Rr       | C = 0         | BRSH/BRCC | Unsigned |
| Carry        | C = 1         | BRCS                | No carry      | C = 0         | BRCC      | Simple   |
| Negative     | N = 1         | BRMI                | Positive      | N = 0         | BRPL      | Simple   |
| Overflow     | V = 1         | BRVS                | No overflow   | V = 0         | BRVC      | Simple   |
| Zero         | Z = 1         | BREQ                | Not zero      | Z = 0         | BRNE      | Simple   |

Note: 1. Interchange Rd and Rr in the operation before the test, i.e., CP Rd,Rr  $\rightarrow$  CP Rr,Rd

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo







## FOR Repetition





## WHILE Repetition



University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

21





# EEL 3744 Stack on the **XMEGA**

doc8331 Section 3.8

- During subroutine calls and interrupts, the return address is **automatically** pushed on the stack
  - >The return address (for our chip) is **3** bytes [you should try it and verify], and hence the stack pointer is decremented/incremented by **three**
  - >The return address is popped off the stack when returning from each of the following:
    - Return from subroutines with the **RET** instruction
    - Return from interrupts with the **RETI** instruction

University of Florida, EEL 3744 – File 08

© Drs. Schwartz & Arroyo



- Use CALL (or RCALL) instruction to call subroutine
- Use **RET** instruction to return from subroutine calls
- Use **RETI** instruction to return from interrupts doc0

| Instruction | Operands | Description              | Operation                  | # Clocks |
|-------------|----------|--------------------------|----------------------------|----------|
| RCALL       | k        | Relative Call Subroutine | $PC \leftarrow PC + k + 1$ | 3/4      |
| CALL        | k        | Call Subroutine          | $PC \leftarrow k$          | 4/5      |
| RET         | None     | Subroutine Return        | $PC \leftarrow STACK$      | 4/5      |
| RETI        | None     | Interrupt Return         | $PC \leftarrow STACK$      | 4/5      |

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

24



### Main-Subroutine

\* A program which calls two subroutines; think about the stack



25

# EEL 3744 Main-Subroutine (Nesting)

❖ Two levels of nested subroutine calls; think about the stack



## EEL 3744 CALL and RCALL on XMEGA

- With the XMEGA, both RCALL and CALL store
   3-bytes (not 2-bytes) onto the stack
- The most significant byte for our processor is **ALWAYS** 0x00 because we are limited to 128k (shift right 1-bit → 64k)
- The RET works as it should, i.e., a 3-byte address is used for the return
- RCALL take 2-bytes (1 word) of program memory >Can go -2048 to 2047 addresses from the next address
- CALL takes 4-bytes (2 words) of program memory >Can go anywhere in the addressable space (even for larger XMEGAs)

University of Florida, EEL 3744 – File © Drs. Schwartz & Arroyo

27

## EEL 3744 Subroutine Control Instructions for **68HC11**

- BSR (Branch to Subroutine)
- coutine)
  2: for Direct or Indexed X
  3: for Extended or Indexed Y
  - > General format: BSR offset
  - > Addressing Mode: PC Relative ( $-128 \le offset \le 127$ )
  - > Description:  $(PC) \leftarrow (PC) + 2; \quad ((SP)) \leftarrow (PC_L); \quad (SP) \leftarrow (SP) 1; \\ ((SP)) \leftarrow (PC_H); \quad (SP) \leftarrow (SP) 1; \quad PC \leftarrow PC + offset$
- JSR (Jump to Subroutine)
  - > General format: JSR address (or label)
  - > Addressing Mode: Direct, Extended, Indexed X, Indexed Y
  - > Description:  $(PC) \leftarrow (PC) + 2/3; \checkmark ((SP)) \leftarrow (PC_L); (SP) \leftarrow (SP) 1; ((SP)) \leftarrow (PC_H); (SP) \leftarrow (SP) 1; PC \leftarrow addr$
- RTS (Return from Subroutine)
  - > General format: RTS
  - > Addressing Mode: Inherent
  - > Description:  $(SP)\leftarrow(SP)+1; (PC_H)\leftarrow((SP)); (SP)\leftarrow(SP)+1; (PC_L)\leftarrow((SP))$

University of Florida, EEL 3744 – File 08





PC is 22-bits

## EEL 3744 Subroutine Control Instructions for **XMEGA**

- rcall (Relative Call to Subroutine)
  - > General format: rcall LABEL (or address) [assembler calculates offset]
  - > Addressing Mode: PC Relative ( $-2048 \le$  offset  $\le 2047$ )
  - $> Description: \qquad (PC) \leftarrow (PC) + 1; \ ((SP)) \leftarrow (PC_L); \ (SP) \leftarrow (SP) 1; \\$ 
    - $((SP)) \leftarrow (PC_M); (SP) \leftarrow (SP) 1; ((SP)) \leftarrow (PC_H);$
    - $(SP) \leftarrow (SP) 1; PC \leftarrow PC + offset$
- call (Call Subroutine)
  - > General format: call LABEL (or address)
  - > Addressing Mode: Extended
  - > Description:  $(PC) \leftarrow (PC) + 2; ((SP)) \leftarrow (PC_L); (SP) \leftarrow (SP) 1;$ 
    - $((SP)) \leftarrow (PC_M); (SP) \leftarrow (SP) 1; ((SP)) \leftarrow (PC_H);$
    - $(SP) \leftarrow (SP) 1$ ;  $PC \leftarrow addr$
- ret (Return from Subroutine)
  - > General format: ret
  - > Addressing Mode: Inherent
  - > Description: (SP) $\leftarrow$ (SP)+1; (PC<sub>H</sub>) $\leftarrow$ ((SP));
    - $(SP)\leftarrow (SP)+1;$   $(PC_M)\leftarrow ((SP));$
- University of Florida, EEL 3744 File 08  $(SP)\leftarrow(SP)+1;$   $(PC_L)\leftarrow((SP));$

# EEL 3744 XMEGA Stack Example with Subroutine

- See example on website: Stack1.asm
  - >View code and simulate
    - Watch stack, stack pointer (SP)



University of Florida, EEL 3744 – File 0

© Drs. Schwartz & Arroyo



### Example (Add two Matrices)

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo

33



## Example (Add two Vectors)

© Drs. Schwartz & Arroyo



### Example (Add two Vectors)

```
void Add_Vectors(int a[3], int b[3], int result[3]);
void main(void)
{
    int A[3] = {1, 3, -4};
    int B[3] = {0, 2, 6};
    int C[3];
    Add_Vectors(A, B, C);
}
void Add_Vectors(int a[3], int b[3], int result[3])
{
    int i;
    for(i=0; i<3; i++)
    {
        result[i] = a[i] + b[i];
    }
}
University of Florid, EEL 3744-File 08
    © Drs. Schwart & Amoye</pre>
```

35



VectorAdd.asm

# ASM Example: Description (for XMEGA)

\*\*\*\*\*\*\*\*\*\*\*\*\*\*

- \* Calls a subroutine, VADD, that adds two
- \* contiguous N-element vectors to form the
- \* resulting vector, VC = VA + VB. The
- \* subroutine inputs and outputs are below.
- \* Inputs: Z = address of the first vector (VA)
- \* R16 = N, the number of elements
- \* Z+N is address of the 2nd vector (VB)
- \* Outputs: X = address of resulting vector sum
- \* R16=0 if successful, else non-zero

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*



University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo VectorAdd.asm



# The End!

University of Florida, EEL 3744 – File 08 © Drs. Schwartz & Arroyo